# CH32V103 Data sheet

V1.0



#### Overview

The 32-bit RISC processor RISC-V3A is based on the RISC-V open source instruction set design, and its system architecture achieves the best balance of low-cost, low power consumption and functional application of the hardware platform.

CH32V1 series general-purpose microcontrollers use this processor as the core and mount a wealth of peripheral interface and function modules, including clock security mechanism, multi-level power management, general-purpose DMA controller, multi-channel 12-bit ADC conversion module, multi-channel Touch key capacitance detection (TKey), advanced and general timers, USB2.0 host controller and device controller, multi-channel I2C/USART/SPI interface, etc. The microcontroller is equipped with a complete hardware and software platform and debugging interface tools, which can meet various needs in the industrial, medical, consumer and other markets.

#### **Product Features**

#### Core:

- Support RV32IMAC instruction set combination, hardware multiplication and division -
- Fast programmable interrupt controller + hardware on-site preservation and recovery -
- Static branch prediction and conflict handling mechanism
- Low-power two-stage pipeline
- Up to 80MHz system frequency

#### Memory:

- 20KB volatile data storage area SRAM
- 64KB user application storage area CodeFlash
- 3.75KB system boot program storage area BootLoader
- 128B system non-volatile configuration information storage area
- 128B user-defined information storage area
- Power management and low power consumption:
  - Power supply range: 2.7V ~ 5.5V, GPIO synchronous power supply voltage
- Multiple low-power modes: sleep/stop/standby

### -V $_{\mbox{\scriptsize BAT}}$ Power supply independently powers RTC and backup registers

#### System clock, reset

- Built-in factory-adjusted 8MHz RC oscillator
- Built-in 40KHz RC oscillator
- Built-in PLL, optional CPU clock up to 80MHz
- External support 4MHz ~ 16MHz high speed oscillator
- External support for 32.768KHz low speed oscillator
- Power-on/power-off reset (POR/PDR), programmable voltage monitor (PVD)
- Real-time clock RTC: 32-bit independent timer
- General DMA controller
- Provides 7 channels
- Support peripherals and memory, memory and memory
- Support ring buffer management
- Support peripherals: TIM/ADC/USART/I2C/SPI

#### 12-bit ADC

Conversion range: 0 ~ V  $_{\tiny DDA}$  , The fastest 1us conversion is completed

16 external signal channels + 2 internal signal channels

- On-chip temperature sensor
- 16-channel Touch-Key channel detection

#### 7 timers

- 1 16-bit advanced timer, including general-purpose timer function, with dead zone control and emergency braking, providing PWM for motor control
- Three 16-bit general-purpose timers, providing up to four channels for input capture/output comparison/PWM/pulse count and incremental encoder input
- 2 watchdog timers (independent and window type)
- System time timer: 64-bit self-incrementing counter
- 8 standard communication interfaces :
  - USB2.0 host/device interface (full speed and low speed)
  - 2 I2C interfaces (support SMBus/PMBus)
  - 3 USART interfaces (support ISO7816 interface, LIN, IrDA interface and modem control)
  - 2 SPI interfaces (support Master and Slave mode)

## Fast GPIO port

- Up to 51 I/O ports, and can be mapped to 16 external interrupts
- Security features: CRC calculation unit, 96-bit chip unique ID
- Debug mode: Serial 2-wire debug interface
- Package form
- LQFP64M (LQFP64-10\*10)
- LQFP48 (LQFP48-7\*7)
- QFN48X7 (QFN48-7\*7)

### Chapter 1 Specification Information

CH32V1 series MCU products use RISC-V3A processor and architecture, and support RV32IMAC open source instruction. The maximum operating frequency is 80MHz, built-in high-speed memory, and the pre-fetch method is used to increase the instruction access speed. In the system structure, multiple buses work synchronously, providing rich peripheral functions and enhanced I/O ports. This series of products have built-in RTC, clock security mechanism, a 12-bit ADC conversion module, multiple sets of timers, 16-channel touch key capacitance detection (TKey) and other functions, and also include standard communication interfaces: 2 I2C interfaces, 2 SPI Interface, 3 USART interfaces, 1 USB2.0 full speed host/device interface (full/low speed communication).

The power supply voltage of this series of products is 2.7V ~ 5.5V, and the working temperature range is -40°C ~ 85°C industrial grade. Support a variety of power-saving operating modes to meet product low-power application requirements. The products in this series are different in terms of resource allocation, number of peripherals, peripheral functions, etc., select as needed. Several package types of LQFP64M/LQFP48/QFN48X7 are provided. It can be widely used in: motor drive and application control, medical and handheld devices, PC gaming peripherals and GPS platforms, programmable controllers, inverters, printers, scanners, alarm systems, video intercom, heating, ventilation and air conditioning systems, etc.

### 1.1 Model comparison

Table 1-1 CH32V103x product resource allocation

| Resou     | Product number arce differences | CH32V103<br>C6T6 | CH32V103<br>C8T6  | CH32V103<br>C8U6 | CH32V103<br>R8T6 |
|-----------|---------------------------------|------------------|-------------------|------------------|------------------|
|           | Number of chip pins             | 48               | 48                | 48               | 64               |
|           | Flash memory (bytes)            | 32K              | 64K               | 64K              | 64K              |
|           | SRAM (bytes)                    | 10K              | 20K               | 20K              | 20K              |
|           | GPIO ports                      | 37               | 37                | 37               | 51               |
| į         | General                         | 2                | 3                 | 3                | 3                |
| Time      | advanced                        | 1                | 1                 | 1                | 1                |
|           | Watchdog                        | 2                | 2                 | 2                | 2                |
|           | System clock                    | 1                | 1                 | 1                | 1                |
| <u>AD</u> | /TKey (number of channels)      | 10               | 10                | 10               | 16               |
| Comn      | nunication SPI                  | 1                | 2                 | 2                | 2                |
| interfa   | ce I2C                          | 1                | 2                 | 2                | 2                |
|           | USART                           | 2                | 3                 | 3                | 3                |
| mouth     | USBHD 2.0FS                     | 1                | 1                 | 1                | 1                |
|           | CPU frequency                   |                  | Typical:          | 72MHz            |                  |
|           | Operating Voltage               |                  | 2.7V ~            | 5.5V             |                  |
|           | Operating temperature           |                  | Industrial grade: | -40°C ~ 85°C     |                  |
|           | Package form                    | LQFI             | P48               | QFN48X7          | LQFP64M (10*10)  |

### 1.2 System architecture

CH32V1 series products are general-purpose microcontrollers designed based on the RISC-V3A processor. The core, arbitration unit, DMA module, SRAM storage and other parts of the architecture realize interaction through multiple sets of buses. The core adopts 2-stage pipeline processing, and sets static branch prediction and instruction prefetching mechanisms to achieve the best performance ratio of low power consumption, low cost and high-speed operation of the system. The controller has a general DMA controller to reduce the

Burden and improve efficiency. The hierarchical management of the clock tree reduces the total operating power consumption of peripherals. At the same time, it also includes data protection mechanisms and clock security system protection mechanisms to increase system stability.

The following figure is a block diagram of the internal architecture of a series of products.



Figure 1-1 System block diagram



Figure 1-2 Memory address mapping

### 1.4 Clock Tree

The system provides 4 sets of clock sources: internal high frequency RC oscillator (HSI), internal low frequency RC oscillator (LSI), external high frequency oscillator or clock signal (HSE), external low frequency oscillator or clock signal (LSE). Among them, the system bus clock (SYSCLK) comes from a high-frequency clock source (HSI/HSE) or a higher clock generated after it is multiplied by the PLL. The AHB domain, APB1 domain, and APB2 domain are obtained by dividing the system clock or the previous stage through the corresponding prescaler.

The low frequency clock source provides a clock reference for RTC and independent watchdog.

The PLL multiplied clock directly provides the working clock reference of the USBHD module at 48MHz through the frequency divider.



Figure 1-3 Clock tree block diagram

#### Note:

When using the USB function, the PLL must be used at the same time, and the CPU frequency must be 48MHz or 72MHz. When the ADC sampling time is 1us, APB2 must be set at 14MHz, 28MHz or 56MHz. When the system wakes up from sleep, the system will automatically switch to HSI as the main frequency. When erasing and programming Flash, HSI must be turned on.

### 1.5 Functional Overview

### 1.5.1 RISC-V3A processor

RISC-V3A is a 32-bit embedded processor with internal modular management that supports the RISC-V open source instruction set IMAC subset. Contains fast programmable interrupt controller (FPIC), provides 4 vector programmable fast interrupt channels and 44 common interrupts with configurable priority, and realizes the shortest cycle response of interrupts through hardware on-site storage and recovery; includes 2 Wire serial debugging interface, support users to upgrade and debug online; including multiple sets of bus connection processor external unit modules, to achieve the interaction of external function modules and kernel.

- RV32IMAC instruction set, little-endian data mode
- Low-power two-stage pipeline
- Support machine and user privilege mode
- Fast Programmable Interrupt Controller (FPIC), Tail-Chaining tail-chain interrupt handling, 2-level hardware push stack
- Serial 2-wire debug interface

Branch prediction, efficient jump, conflict detection mechanism

The processor based on this design can be flexibly applied to the design of microcontrollers in different scenarios due to its minimal instruction set, multiple working modes, modular customization and expansion, such as small-area low-power embedded scenarios and high-performance application operating system scenarios. Wait.

CH32V1 series controller adopts RISC-V3A core, equipped with a complete hardware and software platform and tools, and supports online downloading, debugging and tracking of application codes.

#### 1.5.2 On-chip memory and bootstrap mode

Built-in 20K bytes SRAM area for storing data.

Built-in 64K byte program flash storage area (CodeFlash), used for user application storage. Built-in 3.75K byte system storage area (BootLoader), used for system boot program storage (factory solidified bootloader). In addition, 128 bytes are used for manufacturer configuration word storage, and 128 bytes are used for user-selected word storage. At startup, one of three bootstrap modes can be selected through the bootstrap pins (BOOT0 and BOOT1):

- Boot from program flash memory
- Boot from system memory
- Boot from internal SRAM

The bootloader is stored in the system storage area, and the contents of the program flash storage area can be reprogrammed through the USART1 and USB interface.

#### 1.5.3 Power supply scheme

- $V_{DD}$  = 2.7 ~ 5.5V:  $V_{DD}$  The pins power the I/O pins, RC oscillator, reset module, and internal voltage regulator.
- V<sub>mm-2.7</sub> ~ 5.5V: supply power for the analog part of ADC, temperature sensor and PLL. V<sub>mm</sub> And V<sub>sss</sub> Must be connected to V separately m And V<sub>ss</sub> .
- V<sub>BAT</sub> 1.8 ~ 5.5V: when V<sub>50</sub> When removed or not working, V<sub>BAT</sub> Separate power supply for RTC, external 32KHz oscillator and backup register.

#### 1.5.4 Power supply monitor

This product integrates a power-on reset (POR)/power-down reset (PDR) circuit, which is always in a working state to ensure that the system works when the power supply exceeds 2.7V; when V<sub>100</sub> Below the set threshold (V<sub>POWPOND</sub> At this time, the device is placed in a reset state without using an external reset circuit.

There is also a programmable voltage monitor (PVD), which needs to be turned on by software to compare V<sub>DD</sub> V<sub>DDA</sub> Power supply and set threshold V<sub>PVD</sub> The size of the voltage. Turn on the corresponding edge interrupt of PVD. D When it falls to the PVD threshold or rises to the PVD threshold, an interrupt notification is received. About V<sub>PVD</sub> Power And V<sub>PVD</sub> Refer to Table 3-4 for the value.

# 1.5.5 Voltage regulator

After reset, the regulator automatically turns on, and there are three operation modes according to the application mode

- Open mode: normal operation, providing stable core power
- Low power consumption mode: When the CPU enters the stop mode, the regulator can be selected to run at low power consumption
- Shutdown mode: when the CPU enters the standby mode, the regulator is automatically switched to this mode, the voltage regulator output is in a high-impedance state, the power supply of the core circuit is cut off, and the voltage regulator is in a zero consumption state

The voltage regulator is always in the on mode after reset, and is turned off in the off mode in the standby mode, which is a high-impedance output.

### 1.5.6 Low power mode

The series products support three low-power modes, and can choose to achieve the best balance under the conditions of low power consumption, short start-up time and multiple wake-up events.

#### Sleep mode

Execute WFI/WFE instruction to enter. In sleep mode, only the CPU clock is stopped, but all peripheral clock power is normal, and the peripherals are in working state.

This mode is the shallowest low-power mode, but can achieve the fastest wake-up.

Exit condition: any interrupt or wake-up event.

#### Stop mode

Clear the PDDS bit, set the SLEEPDEEP bit, choose to clear/set the LPDS bit, and execute the WFI/WFE instruction to enter. In the stop mode, FLASH enters the low-power mode. The LPDS bit determines whether to turn off the power supply to the core part. The PLL, HSI RC oscillator, and HSE crystal oscillator are turned off. In the case of keeping the contents of SRAM and registers not lost, the stop mode can achieve the lowest power consumption.

Exit conditions: any external interrupt/event (EXTI signal), external reset signal on NRST, IWDG reset, a rising edge on the WKUP pin, where the EXTI signal includes one of 16 external I/O ports, the output of PVD, RTC alarm clock or USB wake-up signal.

#### Standby mode

Set the PDDS and SLEEPDEEP bits and execute the WFI/WFE instruction to enter. The power supply of the core part is turned off; PLL, HSI's RC oscillator and HSE crystal oscillator are also turned off; in this mode, the lowest power consumption can be achieved, but the system is reset after waking up.

Exit conditions: any external interrupt/event (EXTI signal), external reset signal on NRST, IWDG reset, a rising edge on the WKUP pin, where the EXTI signal includes one of 16 external I/O ports, the output of PVD, RTC alarm clock or USB wake-up signal.

### 1.5.7 CRC (Cyclic Redundancy Check) calculation unit

The CRC (Cyclic Redundancy Check) calculation unit uses a fixed polynomial generator to generate a CRC code from a 32-bit data word. In many applications,

CRC-based technology is used to verify the consistency of data transmission or storage. Within the scope of the EN/IEC 60335-1 standard, it provides a means of detecting flash
memory errors. The CRC calculation unit can be used to calculate the signature of the software in real time and compare it with the signature generated when linking and
generating the software.

## 1.5.8 Fast programmable interrupt controller (FPIC)

The product has a built-in fast programmable interrupt controller (FPIC) that supports up to 255 interrupt vectors. CH32V1 controller provides 5 core private interrupts and 44 peripheral interrupt management, other interrupt sources are reserved. FPIC registers can be accessed in user and machine privilege modes.

- 44+3 individually shieldable interrupts
- Provide a non-maskable interrupt NMI
- 16-level priority programming, dynamic modification.
- 2-level nested interrupt entry and exit hardware automatically pushes and restores without instruction overhead
- 4 programmable fast interrupt channels, custom interrupt vector address
- Support break link function
- Provide the first response of non-maskable interrupt

The module provides flexible interrupt management functions with minimal interrupt delay.

### 1.5.9 External interrupt/event controller (EXTI)

The external interrupt/event controller contains 20 edge detectors for generating interrupt/event requests. Each interrupt line can independently configure its trigger event (rising edge or falling edge or bilateral edge), and can be individually masked; the suspend register maintains all interrupt request states. EXTI can detect that the pulse width is less than the internal APB2 clock period. Up to 51 general-purpose I/O ports can be optionally connected to 16 external interrupt lines.

#### 1.5.10 General DMA controller

Flexible general-purpose DMA can manage high-speed data transfer from memory to memory, peripheral to memory and memory to peripheral, provides 7 channels, and supports ring buffer management. Each channel has dedicated hardware DMA request logic, supports one or more peripherals to access memory requests, memory-to-memory data transfer, configurable access priority, transfer length, source address and destination address of the transfer, etc.

DMA is used for the main peripherals including; general/advanced control timers TIM, ADC, USART, I2C, SPI,

#### 1.5.11 Clock and Start

The system clock source HSI is turned on by default. After the clock is not configured or reset, the internal 8MHz RC oscillator is used as the default CPU clock, and then an external 4-16MHz clock or PLL clock can be selected. When the clock security mode is turned on, if HSE is used as the system clock (direct or indirect), the external clock is detected to be invalid at this time, the system clock will automatically switch to the internal RC oscillator, and HSE and PLL will be automatically turned off; In power consumption mode, the system will automatically switch to the internal RC oscillator after waking up. If the clock interrupt is enabled, the software can receive the corresponding interrupt.

Multiple prescalers are used to configure the AHB bus clock, high-speed APB2, and low-speed APB1 regional bus clocks. Refer to Figure 1-2 for the clock tree block diagram.

### 1.5.12 RTC (Real Time Clock) and Backup Register

The RTC and backup registers are in the backup power supply area inside the product, at V<sub>DD</sub> When valid, V<sub>DD</sub> Power supply, otherwise the internal automatically switches to V<sub>BAT</sub> Pin power supply.

The RTC real-time clock is a group of 32-bit programmable counters. The time base supports 20-bit prescaler and is used for long time period measurement. The clock reference source is a high-speed external clock divided by 128 (HSE/128), an external crystal 32.768KHz oscillator (LSE) or an internal low-power RC oscillator (LSI). There is also a backup power supply area for LSE, so when LSE is selected as the RTC time base, the RTC setting and time can remain unchanged after the system resets or wakes up from standby mode.

The backup register contains 10 16-bit registers that can be used to store 20 bytes of user application data. This data can be maintained and will not be reset after wake-up from standby, or when the system is reset or the power is reset. When the intrusion detection function is enabled, once the intrusion detection signal is valid, all contents in the backup register can be cleared.

### 1.5.13 ADC (Analog/Digital Converter) and Touch Key Capacitance Detection (TKey)

The product is embedded with a 12-bit analog/digital converter (ADC), which provides up to 16 external channels and 2 internal channels sampling, programmable channel sampling time, can achieve single, continuous, scanning or discontinuous mode conversion. Providing analog watchdog function allows very accurate monitoring of one or more selected channels for monitoring the signal voltage of the channel. Support external event trigger conversion, the trigger source includes the internal signal of the on-chip timer and the external pin (EXTI line 11). Supports the use of DMA operations.

ADC internal channel sampling includes one internal temperature sensor sampling and one internal reference power sampling. The temperature sensor generates a voltage that varies linearly with temperature, and the power supply range is 3.0V < V DOA - Between 5.5V. The temperature sensor is internally connected to the input channel of ADC. IN16 and is used to convert the output of the sensor to a digital value.

Touch button capacitance detection function, multiplexing the external channels of the ADC, provides up to 16 detections. The application determines the state of the touch key by the amount of change in the digital value.

#### 1 5 14 Timer

The timer includes 1 advanced 16-bit timer, 3 general-purpose 16-bit timers, 2 watchdog timers and 1 system time-base timer.

#### 1.5.14.1 Advanced Control Timer (TIM1)

The advanced control timer (TIM1) is a 16-bit auto-loading counter with a programmable prescaler. In addition to the complete general-purpose timer function, it can be regarded as a three-phase PWM generator distributed to 6 channels, with a complementary PWM output function with dead-zone insertion, allowing the timer to be updated to repeat after a specified number of counter cycles Count cycle, brake function, etc. Many functions of the advanced control timer are the same as the general-purpose timer, and the internal structure is also the same. Therefore, the advanced control timer can cooperate with the TIM timer through the timer link function to provide synchronization or event link function.

#### 1.5.14.2 General-purpose timer (TIM2/3/4)

The system has built-in up to 3 standard timers (TIM2, TIM3 and TIM4) that can run synchronously. Each timer has a 16-bit auto-loading up/down counter, a programmable 16-bit prescaler and 4 independent channels, each of which can be used for input capture, output comparison, PWM generation and Single pulse mode output.

It can also work with the advanced control timer through the timer link function to provide synchronization or event link functions. In debug mode, the counter can be frozen and the PWM output is disabled, thereby cutting off the switches controlled by these outputs. Any general-purpose timer can be used to generate the PWM output. Each timer has an independent DMA request mechanism.

These timers can also handle signals from incremental encoders and digital outputs from 1 to 3 Hall sensors.

#### 1.5.14.3 Independent Watchdog (IWDG)

The independent watchdog is a free-running 12-bit down counter with an 8-bit prescaler. The clock is provided by an internal independent 40KHz RC oscillator; because this RC oscillator is independent of the main clock, it can run in stop and standby modes. IWDG can work completely independently from the main program, so it is used to reset the entire system when a problem occurs, or as a free timer to provide timeout management for applications. The option byte can be configured to be a software or hardware boot watchdog. In debug mode, the counter can be frozen.

#### 1.5.14.4 Window Watchdog (WWDG)

The window watchdog is a 7-bit down counter and can be set to run freely. Can be used to reset the entire system when a problem occurs. It is driven by the main clock and has an early warning interrupt function; in debug mode, the counter can be frozen.

### 1.5.14.5 System Time Base Timer (SysTick)

This is a timer that comes with the kernel controller. It is used to generate SYSTICK exceptions. It can be used exclusively for real-time operating systems to provide a "heartbeat" rhythm for the system. It can also be used as a standard 64-bit up-counter. The AHB clock is divided by 8 as the reference clock source. When the counter increments to the set comparison value, a maskable system interrupt is generated.

### 1.5.15 Standard communication interface

#### 1.5.15.1 Universal Synchronous/Asynchronous Transceiver (USART)

3 sets of universal asynchronous transceivers USART, support full duplex asynchronous communication, synchronous unidirectional communication and half duplex single line communication, also support LIN (local interconnection network), ISO7816 compatible smart card protocol and IrDA SIR ENDEC transmission codec specification, and modem (CTS/RTS hardware flow control) operation. It also allows multiprocessor communication. It uses a fractional baud rate generator system, the USART1 interface is up to 4.5Mbits/s, USART2/3 can reach 2.25Mbits/s. Support DMA operation continuous communication.

#### 1.5.15.2 Serial Peripheral Interface (SPI)

2 sets of serial peripheral SPI interface, providing master or slave operation, dynamic switching. Support multi-master mode, full-duplex or half-duplex synchronous transmission, support basic SD card and MMC mode. The clock frequency can be up to 36MHz, programmable clock polarity and phase, the data bit width provides 8 or 16 bit selection, reliable communication hardware CRC generation/check, support DMA operation continuous communication.

#### 1.5.15.3 I2C bus

Up to 2 I2C bus interfaces can work in multi-master mode or slave mode, complete all I2C bus specific timing, protocol, arbitration, etc. It supports both standard and fast communication speeds, and is compatible with SMBus2.0.

The I2C interface provides 7-bit or 10-bit addressing, and supports dual-slave addressing in 7-bit slave mode. Built-in hardware CRC generator/checker. Can use DMA operation and support SMBus bus version 2.0/PMBus bus.

#### 1.5.15.4 Universal Serial Bus (USB)

The product is embedded with a USB2.0 host controller and device controller (USBHD), following the USB2.0 Fullspeed standard. Provide 16 configurable USB device endpoints and a set of host endpoints. Support control/batch/synchronization/interrupt transmission, double buffer mechanism, USB bus suspend/resume operation, and provide standby/wake-up function. The 48MHz clock dedicated to the USBHD module is directly generated by the internal main PLL frequency division (PLL must be 72MHz or 48MHz).

## 1.5.16 General Purpose Input and Output Interface (GPIO)

The system provides 4 groups of GPIO ports, a total of 51 GPIO pins. Each pin can be configured by software as an output (push-pull or open-drain), input (with or without pull-up or pull-down), or multiplexed peripheral function port. Most GPIO pins are shared with digital or analog multiplexed peripherals. Except for the ports with analog input function, all GPIO pins have large current passing capability. A locking mechanism is provided to freeze the IO configuration to avoid accidental writes to I/O registers.

### 1.5.17 2-wire serial debugging interface (SWD)

Built-in SWD interface, this is a 2-wire serial debugging interface. The hardware includes SWDIO and SWCLK pins and supports online code upgrade and debugging.

# Chapter 2 Pin Information

#### 2.1 Pin arrangement



Figure 2-1 CH32V103Cx (LQFP48/QFN48X7) pin layout



Figure 2-2 CH32V103Rx (LQFP64M) pin layout

### 2.2 Pin description

Table 2-1 CH32V103x8x6 pin definition guide Foot

| number    |           |           | 5 pin delinition guide <u>Foot</u> |              |                             |                                            |                |
|-----------|-----------|-----------|------------------------------------|--------------|-----------------------------|--------------------------------------------|----------------|
| LQFP48    | QFN48X7   | LQFP64M   | Pin<br>name                        | Pin<br>type  | Main function (after reset) | Default reuse function                     | Remap function |
| <u>1</u>  | 1         | 1         | V <sub>BAT</sub>                   | Р            | V <sub>BAT</sub>            |                                            |                |
| 2         | 2         | 2         | PC13-<br>TAMPER-RTC                | I/O          | PC13                        | TAMPER-RTC                                 |                |
| 3         | 3         | 3         | PC14OSC32 <sub>1</sub>             | _IN<br>I/O/A | PC14                        | OSC32_IN                                   |                |
| 4         | 4         | 4         | PC15-<br>OSC32_OUT_                | I/O/A        | PC15                        | OSC32_OUT                                  |                |
| <u>5</u>  | 5         | 5         | OSC_IN                             | I/A          | OSC_IN_                     |                                            | PD0            |
| <u>6</u>  | 6         | 6         | OSC_OUT                            | O/A          | OSC_OUT                     |                                            | PD1            |
| <u>7</u>  | 7         | 7         | NRST                               | I/O          | NRST                        |                                            |                |
| =         |           | 8         | PC0                                | I/O/A        | PC0                         | ADC_IN10                                   |                |
| _         | -         | 9         | PC1                                | I/O/A        | PC1                         | ADC_IN11                                   |                |
| <u> </u>  | -         | <u>10</u> | PC2                                | I/O/A        | PC2                         | ADC_IN12                                   |                |
| <u>-</u>  | -         | <u>11</u> | PC3                                | I/O/A        | PC3                         | ADC_IN13                                   |                |
| 8         | 8         | <u>12</u> | Vssa                               | Р            | Vssa                        |                                            |                |
| 9         | 9         | <u>13</u> | V <sub>DDA</sub>                   | Р            | V <sub>DDA</sub>            |                                            |                |
| 10        | 10        | 14        | PA0-WKUP                           | I/O/A        | PA0                         | WKUP/USART2_CTS/ADC_IN0 /TIM2_CH1/TIM2_ETR |                |
| 11        | 11        | 15        | PA1                                | I/O/A        | PA1                         | USART2_RTS/ADC_IN1<br>/TIM2_CH2            |                |
| 12        | 12        | 16        | PA2                                | I/O/A        | PA2                         | USART2_TX/ADC_IN2<br>/TIM2_CH3             |                |
| 13        | 13        | 17        | PA3                                | I/O/A        | PA3                         | USART2_RX/ADC_IN3<br>/TIM2_CH4             |                |
| _         | -         | <u>18</u> | V ss_4                             | Р            | V <sub>SS_4</sub>           |                                            |                |
| =         | -         | <u>19</u> | $V_{DD\_4}$                        | Р            | V <sub>DD_4</sub>           |                                            |                |
| 14        | 14        | 20        | PA4                                | I/O/A        | PA4                         | SPI1_NSS/USART2_CK<br>/ADC_IN4             |                |
| <u>15</u> | <u>15</u> | twenty    | one PA5                            | I/O/A        | PA5                         | SPI1_SCK/ADC_IN5                           |                |
| 16        | 16        | twenty    | two PA6                            | I/O/A        | PA6                         | SPI1_MISO/ADC_IN6<br>/TIM3_CH1             | TIM1_BKIN      |
| 17        | 17        | twenty    | three PA7                          | I/O/A        | PA7                         | SPI1_MOSI/ADC_IN7<br>/TIM3_CH2             | TIM1_CH1N      |
| _         | -         | twenty    | four PC4                           | I/O/A        | PC4                         | ADC_IN14                                   |                |
| _         | -         | <u>25</u> | PC5                                | I/O/A        | PC5                         | ADC_IN15                                   |                |
| <u>18</u> | <u>18</u> | <u>26</u> | PB0                                | I/O/A        | PB0                         | ADC_IN8/TIM3_CH3                           | TIM1_CH2N      |
| <u>19</u> | <u>19</u> | <u>27</u> | PB1                                | I/O/A        | PB1                         | ADC_IN9/TIM3_CH4                           | TIM1_CH3N      |

| 00        | 00          |                 | DDG               |       | PB2               |                             |                     |
|-----------|-------------|-----------------|-------------------|-------|-------------------|-----------------------------|---------------------|
| 20        | 20          | 28              | PB2               | I/O   | /BOOT1            |                             |                     |
| twenty    | onetwenty   | one <u>29</u>   | PB10              | I/O   | PB10              | I2C2_SCL/USART3_TX          | TIM2_CH3            |
| twenty    | twotwenty   | wo30            | PB11              | I/O   | PB11              | I2C2_SDA/USART3_RX          | TIM2_CH4            |
| twenty    | threteventy | thre <b>3</b> 1 | V <sub>SS_1</sub> | Р     | V <sub>SS_1</sub> |                             |                     |
| twenty    | foutwenty   | oui32           | V <sub>DD_1</sub> | Р     | V <sub>DD_1</sub> |                             |                     |
| 25        | 25          | 33              | PB12              | I/O   | PB12              | SPI2_NSS/I2C2_SMBAI         |                     |
| 23        | 23          | 33              | FDIZ              | 1/0   | FBIZ              | /USART3_CK/TIM1_BKIN        |                     |
| 26        | 26          | 34              | PB13              | I/O   | PB13              | SPI2_SCK/USART3_CTS         |                     |
|           |             |                 | . 210             | ., 0  | 1 5 10            | /TIM1_CH1N                  |                     |
| 27        | 27          | 35              | PB14              | I/O   | PB14              | SPI2_MISO/USART3_RTS        |                     |
|           |             |                 |                   |       |                   | /TIM1_CH2N                  |                     |
| <u>28</u> | <u>28</u>   | <u>36</u>       | PB15              | I/O   | PB15              | SPI2_MOSI/TIM1_CH3N         |                     |
| Ξ         | -           | <u>37</u>       | PC6               | I/O   | PC6               |                             | TIM3_CH1            |
| =         | -           | <u>38</u>       | PC7               | I/O   | PC7               |                             | TIM3_CH2            |
| =         | -           | <u>39</u>       | PC8               | I/O   | PC8               |                             | TIM3_CH3            |
| Ξ         | -           | <u>40</u>       | PC9               | I/O   | PC9               |                             | TIM3_CH4            |
| <u>29</u> | <u>29</u>   | <u>41</u>       | PA8               | I/O   | PA8               | USART1_CK/TIM1_CH1/MCO      |                     |
| <u>30</u> | <u>30</u>   | <u>42</u>       | PA9               | I/O   | PA9               | USART1_TX/TIM1_CH2          |                     |
| <u>31</u> | <u>31</u>   | <u>43</u>       | PA10              | I/O   | PA10              | USART1_RX/TIM1_CH3          |                     |
| <u>32</u> | <u>32</u>   | <u>44</u>       | PA11              | I/O/A | PA11              | USART1_CTS/USBHDM/TIM1_CH4_ |                     |
| <u>33</u> | <u>33</u>   | <u>45</u>       | PA12              | I/O/A | PA12              | USART1_RTS/USBHDP/TIM1_ETR  |                     |
| <u>34</u> | <u>34</u>   | <u>46</u>       | PA13              | I/O   | SWDIO             |                             | PA13                |
| <u>35</u> | <u>35</u>   | <u>47</u>       | V <sub>ss_2</sub> | Р     | V <sub>SS_2</sub> |                             |                     |
| <u>36</u> | <u>36</u>   | <u>48</u>       | V <sub>DD_2</sub> | Р     | V <sub>DD_2</sub> |                             |                     |
| <u>37</u> | <u>37</u>   | <u>49</u>       | PA14              | I/O   | SWCLK             |                             | PA14                |
| 38        | 38          | 50              | PA15              | I/O   | PA15              |                             | TIM2_CH1/TIM2_ETR   |
|           |             |                 | .,                |       |                   |                             | /SPI1_NSS           |
| =         | -           | <u>51</u>       | PC10              | I/O   | PC10              |                             | UASRT3_TX           |
| =         | -           | <u>52</u>       | PC11              | I/O   | PC11              |                             | USART3_RX           |
| =         | -           | <u>53</u>       | PC12              | I/O   | PC12              |                             | USART3_CK           |
| =         | -           | <u>54</u>       | PD2               | I/O   | PD2               | TIM3_ETR                    |                     |
| 39        | 39          | 55              | PB3               | I/O   | PB3               |                             | TRACESWO/TIM2_CH2   |
|           |             |                 |                   |       | . = 3             |                             | /SPI1_SCK           |
| 40        | <u>40</u>   | <u>56</u>       | PB4               | I/O   | PB4               |                             | TIM3_CH1/SPI1_MISO_ |
| 41        | <u>41</u>   | <u>57</u>       | PB5               | I/O   | PB5               | I2C1_SMBAI                  | TIM3_CH2/SPI1_MOSI  |
| <u>42</u> | <u>42</u>   | <u>58</u>       | PB6               | I/O/A | PB6               | I2C1_SCL/TIM4_CH1           | USART1_TX           |
| <u>43</u> | <u>43</u>   | <u>59</u>       | PB7               | I/O/A | PB7               | I2C1_SDA/TIM4_CH2           | USART1_RX           |
| 44        | <u>44</u>   | <u>60</u>       | BOOT0             | ı     | воото             |                             |                     |
| <u>45</u> | <u>45</u>   | <u>61</u>       | PB8               | I/O/A | PB8               | TIM4_CH3                    | I2C1_SCL            |
| <u>46</u> | <u>46</u>   | <u>62</u>       | PB9               | I/O/A | PB9               | TIM4_CH4                    | I2C1_SDA            |
| <u>47</u> | <u>47</u>   | <u>63</u>       | V <sub>SS_3</sub> | Р     | V <sub>SS_3</sub> |                             |                     |
| <u>48</u> | <u>48</u>   | <u>64</u>       | V <sub>DD_3</sub> | Р     | V <sub>DD_3</sub> |                             |                     |

Table 2-2 CH32V103x6x6 pins Define the pin

|           |               | 132V103x6x6 pins Define | The pin      |                   |                             |                |
|-----------|---------------|-------------------------|--------------|-------------------|-----------------------------|----------------|
| number    | -             |                         |              |                   |                             |                |
| 84        | 4M            | Pin                     | Pin          | Main function     | Default reuse function      | Remap function |
| LQFP48    | LQFP64M       | name                    | type         | (after reset)     |                             |                |
| 7         | רכ            |                         |              |                   |                             |                |
| 1_        | <u>1</u>      | <b>V</b> BAT            | Р            | <b>V</b> BAT      |                             |                |
| 2         | 2             | PC13-                   | I/O          | PC13              | TAMPER-RTC                  |                |
|           | 2             | TAMPER-RTC              | 1/0          | 1013              | TAINIF ER-KTO               |                |
| 3         | 3             | PC14-                   | I/O/A        | PC14              | OSC32 IN                    |                |
|           | 3             | OSC32_IN                | 1/0//        | 1014              | 00002_111                   |                |
| 4         | 4             | PC15-                   |              | PC15              | OSC32_OUT                   |                |
|           | 7             | OSC32_OUT_I/O           | )/A          | 1015              | 00032_001                   |                |
| <u>5</u>  | <u>5</u>      | OSC8M_IN                | <u>I/A</u>   | OSC8M_IN          |                             | PD0            |
| <u>6</u>  | <u>6</u>      | OSC8M_OUT               | <u>O/A</u>   | OSC8M_OUT         |                             | PD1            |
| <u>7</u>  | <u>7</u>      | NRST                    | I/O          | NRST              |                             |                |
| =         | <u>8</u>      | PC0                     | I/O/A        | PC0               | ADC_IN10                    |                |
|           | 9             | PC1                     | I/O/A        | PC1               | ADC_IN11                    |                |
| =         | <u>10</u>     | PC2                     | I/O/A        | PC2               | ADC_IN12                    |                |
| <u>-</u>  | <u>11</u>     | PC3                     | I/O/A        | PC3               | ADC_IN13                    |                |
| <u>8</u>  | <u>12</u>     | V ssa                   | Р            | V ssa             |                             |                |
| 9         | <u>13</u>     | V DDA                   | Р            | V dda             |                             |                |
| 10        | 1.1           | DAG MAKUD               | I/O/A        | DAO               | WKUP/USART2_CTS/ADC_IN0     |                |
| 10        | 14            | PA0-WKUP                | 1/O/A        | PA0               | /TIM2_CH1/TIM2_ETR          |                |
| 11        | 15            | DA4                     | 1/0/4        | DA4               | USART2_RTS/ADC_IN1          |                |
| 11        | 15            | PA1                     | I/O/A        | PA1               | /TIM2_CH2                   |                |
| <u>12</u> | <u>16</u>     | PA2                     | I/O/A        | PA2               | USART2_TX/ADC_IN2/TIM2_CH3  |                |
| <u>13</u> | <u>17</u>     | PA3                     | I/O/A        | PA3               | USART2_RX/ADC_IN3/TIM2_CH4_ |                |
| <u>-</u>  | <u>18</u>     | V <sub>SS_4</sub>       | Р            | V <sub>SS_4</sub> |                             |                |
| <u>-</u>  | <u>19</u>     | $V_{DD_4}$              | Р            | V <sub>DD_4</sub> |                             |                |
| <u>14</u> | <u>20</u>     | PA4                     | I/O/A        | PA4               | SPI1_NSS/USART2_CK/ADC_IN4  |                |
| <u>15</u> | twenty        | one PA5                 | <u>I/O/A</u> | PA5               | SPI1_SCK/ADC_IN5            |                |
| <u>16</u> | twenty        | two PA6                 | I/O/A        | PA6               | SPI1_MISO/ADC_IN6/TIM3_CH1  | TIM1_BKIN      |
| <u>17</u> | twenty        | three PA7               | I/O/A        | PA7               | SPI1_MOSI/ADC_IN7/TIM3_CH2  | TIM1_CH1N      |
| <u>-</u>  | twenty        | four PC4                | I/O/A        | PC4               | ADC_IN14                    |                |
| <u>-</u>  | <u>25</u>     | PC5                     | I/O/A        | PC5               | ADC_IN15                    |                |
| <u>18</u> | <u>26</u>     | PB0                     | I/O/A        | PB0               | ADC_IN8/TIM3_CH3            | TIM1_CH2N      |
| <u>19</u> | <u>27</u>     | PB1                     | I/O/A        | PB1               | ADC_IN9/TIM3_CH4            | TIM1_CH3N      |
| <u>20</u> | <u>28</u>     | PB2                     | <u>I/O</u>   | PB2/BOOT1         |                             |                |
| twenty    | on <u>2</u> 9 | PB10                    | <u>I/O</u>   | PB10              |                             | TIM2_CH3       |
| twenty    | <u>tw30</u>   | PB11                    | <u>I/O</u>   | PB11              |                             | TIM2_CH4       |
| twenty    | threal        | V <sub>SS_1</sub>       | Р            | V <sub>SS_1</sub> |                             |                |
| twenty    | fou <u>32</u> | V <sub>DD_1</sub>       | Р            | V <sub>DD_1</sub> |                             |                |

|           |           | •                 |            |                   |                            |                             |
|-----------|-----------|-------------------|------------|-------------------|----------------------------|-----------------------------|
| <u>25</u> | <u>33</u> | PB12              | <u>I/O</u> | PB12              | TIM1_BKIN                  |                             |
| <u>26</u> | <u>34</u> | PB13              | I/O        | PB13              | TIM1_CH1N                  |                             |
| <u>27</u> | <u>35</u> | PB14              | <u>I/O</u> | PB14              | TIM1_CH2N                  |                             |
| <u>28</u> | <u>36</u> | PB15              | <u>I/O</u> | PB15              | TIM1_CH3N                  |                             |
| =         | <u>37</u> | PC6               | <u>I/O</u> | PC6               |                            | TIM3_CH1                    |
| =         | 38        | PC7               | <u>I/O</u> | PC7               |                            | TIM3_CH2                    |
| =         | <u>39</u> | PC8               | <u>I/O</u> | PC8               |                            | TIM3_CH3                    |
| <u> </u>  | <u>40</u> | PC9               | <u>I/O</u> | PC9               |                            | TIM3_CH4                    |
| <u>29</u> | <u>41</u> | PA8               | <u>I/O</u> | PA8               | USART1_CK/TIM1_CH1/MCO     |                             |
| <u>30</u> | <u>42</u> | PA9               | <u>I/O</u> | PA9               | USART1_TX/TIM1_CH2         |                             |
| <u>31</u> | <u>43</u> | PA10              | <u>I/O</u> | PA10              | USART1_RX/TIM1_CH3         |                             |
| <u>32</u> | <u>44</u> | PA11              | I/O/A      | PA11              | USART1_CTS/USBHDM/TIM1_CH4 |                             |
| <u>33</u> | <u>45</u> | PA12              | I/O/A      | PA12              | USART1_RTS/USBHDP/TIM1_ETR |                             |
| <u>34</u> | <u>46</u> | PA13              | <u>I/O</u> | SWDIO             |                            | PA13                        |
| <u>35</u> | <u>47</u> | V <sub>SS_2</sub> | Р          | V <sub>SS_2</sub> |                            |                             |
| <u>36</u> | <u>48</u> | $V_{DD_2}$        | Р          | V <sub>DD_2</sub> |                            |                             |
| <u>37</u> | <u>49</u> | PA14              | <u>I/O</u> | SWCLK             |                            | PA14                        |
| <u>38</u> | <u>50</u> | PA15              | <u>I/O</u> | PA15              |                            | TIM2_CH1/TIM2_ETR/SPI1_NSS  |
| <u> </u>  | <u>51</u> | PC10              | <u>I/O</u> | PC10              |                            |                             |
| <u> </u>  | <u>52</u> | PC11              | <u>I/O</u> | PC11              |                            |                             |
| =         | <u>53</u> | PC12              | <u>I/O</u> | PC12              |                            |                             |
| =         | <u>54</u> | PD2               | <u>I/O</u> | PD2               | TIM3_ETR                   |                             |
| <u>39</u> | <u>55</u> | PB3               | <u>I/O</u> | PB3               |                            | TRACESWO/TIM2_CH2/SPI1_SCK_ |
| <u>40</u> | <u>56</u> | PB4               | <u>I/O</u> | PB4               |                            | TIM3_CH1/SPI1_MISO          |
| <u>41</u> | <u>57</u> | PB5               | <u>I/O</u> | PB5               | I2C1_SMBAI                 | TIM3_CH2/SPI1_MOSI          |
| <u>42</u> | <u>58</u> | PB6               | I/O/A      | PB6               | I2C1_SCL                   | USART1_TX                   |
| <u>43</u> | <u>59</u> | PB7               | I/O/A      | PB7               | I2C1_SDA                   | USART1_RX                   |
| <u>44</u> | <u>60</u> | воото             | I          | воото             |                            |                             |
| <u>45</u> | <u>61</u> | PB8               | I/O/A      | PB8               |                            | I2C1_SCL                    |
| <u>46</u> | <u>62</u> | PB9               | I/O/A      | PB9               |                            | I2C1_SDA                    |
| <u>47</u> | <u>63</u> | V <sub>SS_3</sub> | Р          | V <sub>SS_3</sub> |                            |                             |
| <u>48</u> | <u>64</u> | V <sub>DD_3</sub> | Р          | V <sub>DD_3</sub> |                            |                             |

# Note: Pin type:

I = TTL/CMOS level Schmitt input; O = CMOS level tri-state output; A = analog signal input or output; P = power supply;

# Chapter 3 Electrical Characteristics

# 3.1 Test conditions

Unless otherwise specified and marked, all voltages are in  $V_{\,\hbox{\scriptsize SS}}$  As a benchmark.

All minimum and maximum values will be guaranteed under the worst ambient temperature, supply voltage and clock frequency. Typical values are based on room

#### temperature and $V_{\mbox{\tiny DD-}}$ It can be used for design guidance in 3.3V environment.

The data obtained through comprehensive evaluation, design simulation or process characteristics will not be tested on the production line. On the basis of comprehensive evaluation, the minimum and maximum values are obtained statistically after sample testing.

### Normal temperature

environment: 25°C Power supply scheme:



Figure 3-1 Typical circuit of conventional power supply

### 3.2 Absolute maximum

Critical or exceeding the absolute maximum value may cause the chip to work abnormally or even be damaged.

Table 3-1 Absolute maximum parameter table

| symbol                                    | description                                                              | Min Max <u>uni</u> |     |    |
|-------------------------------------------|--------------------------------------------------------------------------|--------------------|-----|----|
| T <sub>A</sub> <sup>1</sup>               | Ambient temperature when working                                         | -40                | 85  | °C |
| Ts                                        | Ambient temperature during storage                                       | -40                | 105 | °C |
| V <sub>DD-</sub> V <sub>ss</sub> Exte     | mai main supply voltage (including V xxx And V xxx )                     | - 0.3              | 5.5 | V  |
| V <sub>IN</sub> <sup>1</sup>              | Input voltage on the pin                                                 | V ss. 0.3          | 5.5 | V  |
| △V <sub>□□× 1</sub> Voltage di            | fference between different power supply pins                             |                    | 50  | mV |
| V <sub>ssx</sub> V <sub>sst</sub> Voltage | difference between different ground pins                                 |                    | 50  | mV |
| V <sub>ESD(HBM)</sub> 1                   | ESD electrostatic discharge voltage (human body model, non-contact type) | 2000               |     | V  |
| I VDD 2                                   | After V DOV V DOM The total current of the power cord (supply current)   |                    | 50  | mA |

| ĺ | l vss 2     | After V <sub>ss</sub> Total current of ground wire (outflow current) | 50  |  |
|---|-------------|----------------------------------------------------------------------|-----|--|
|   | , 1         | Sink current on any I/O and control pins                             | -25 |  |
|   | <b>I</b> IO | Output current on any I/O and control pins                           | 25  |  |

Note: 1. Design parameters.

2. Normal operation can reach the maximum current value.

# 3.3 Electrical parameters

# 3.3.1 Working conditions

Table 3-2 General working conditions

| symbol                        | parameter                                              | condition                       | Min Max <u>uni</u> |     |     |
|-------------------------------|--------------------------------------------------------|---------------------------------|--------------------|-----|-----|
| F sysclik                     | Internal system clock frequency                        |                                 |                    | 80  | MHz |
| FHCLK                         | Internal AHB domain bus clock frequency                |                                 |                    | 80  | MHz |
| F <sub>PCLK1</sub>            | Internal APB1 domain bus clock frequency               |                                 |                    | 80  | MHz |
| F <sub>PCLK2</sub>            | Internal APB2 domain bus clock frequency               |                                 |                    | 80  | MHz |
| V <sub>DD</sub>               | Standard working voltage                               |                                 | 2.7                | 5.5 | V   |
|                               | The working voltage of the analog part (not using ADC) | nust be the same as V∞ the same | 2.7                |     | V   |
| V <sub>DDA</sub>              | Analog part working voltage (using ADC)                |                                 | 3.0                | 5.5 |     |
| V <sub>BAT</sub> <sup>2</sup> | Working voltage of backup unit                         | Cannot be greater than V ₪      | 1.8                | 5.5 | ٧   |
| T <sub>A</sub> <sup>1</sup>   | Ambient temperature                                    |                                 | -40                | 85  | °C  |

Note: 1. Design parameters.

Table 3-3 Power-on and power-off conditions

| symbol       | parameter                   | condition | Min Max <u>uni</u> |   |      |
|--------------|-----------------------------|-----------|--------------------|---|------|
|              | V <sub>DD</sub> Ascent rate |           | 0                  | ∞ | us/V |
| <b>t</b> vdd | V ∞ Rate of descent         |           | 50                 | ∞ | us/V |

Note: battery to  $V_{\mbox{\tiny BAT}}$  The wiring should be as short as possible.

## 3.3.2 Embedded reset and power control module features

Table 3-4 Reset and voltage monitor

| symbols                            | parameter                 | condition                     | Minimum value Typ             | pical value ma | ximum unit_ |   |   |
|------------------------------------|---------------------------|-------------------------------|-------------------------------|----------------|-------------|---|---|
|                                    |                           |                               | PLS[2:0] = 000 (rising edge)  |                | 2.65        |   | V |
|                                    |                           |                               | PLS[2:0] = 000 (falling edge) |                | 2.5         |   | V |
|                                    |                           | PLS[2:0] = 001 (rising edge)  |                               | 2.87           |             | V |   |
|                                    |                           | PLS[2:0] = 001 (falling edge) |                               | 2.7            |             | V |   |
|                                    |                           | PLS[2:0] = 010 (rising edge)  |                               | 3.07           |             | V |   |
| V <sub>PVD</sub> <sup>2</sup> Prog | rammable voltage detector | PLS[2:0] = 010 (falling edge) |                               | 2.89           |             | V |   |
|                                    | Flat selection            | PLS[2:0] = 011 (rising edge)  |                               | 3.27           |             | V |   |
|                                    |                           | PLS[2:0] = 011 (falling edge) |                               | 3.08           |             | V |   |
|                                    |                           | PLS[2:0] = 100 (rising edge)  |                               | 3.46           |             | V |   |
|                                    |                           | PLS[2:0] = 100 (falling edge) |                               | 3.27           |             | V |   |
|                                    |                           | PLS[2:0] = 101 (rising edge)  |                               | 3.76           |             | V |   |

<sup>2.</sup> Battery to  $V_{\mbox{\tiny BAT}}$  The wiring should be as short as possible.

|                  |                                            | PLS[2:0] = 101 (falling edge) |    | 3.55 |     | V  |
|------------------|--------------------------------------------|-------------------------------|----|------|-----|----|
|                  |                                            | PLS[2:0] = 110 (rising edge)  |    | 4.07 |     | V  |
|                  |                                            | PLS[2:0] = 110 (falling edge) |    | 3.84 |     | V  |
|                  |                                            | PLS[2:0] = 111 (rising edge)  |    | 4.43 |     | V  |
|                  |                                            | PLS[2:0] = 111 (falling edge) |    | 4.18 |     | V  |
| V PVDhyst        | PVD hysteresis                             |                               |    | 0.2  |     | V  |
| ₁ Ris            | ing edge of power-on/power-down reset thre | eshold                        |    | 2.5  |     | V  |
| 1 Rising e       |                                            | Falling edge                  |    | 2.42 |     | V  |
| V PDRhyst        | PDR hysteresis                             |                               | 40 |      | 110 | mV |
| 1 R<br>tristempo | eset duration                              |                               | 16 |      | 44  | mS |

Note: 1. Design parameters

2. Normal temperature test value.

#### 3.3.3 Built-in reference voltage

Table 3-5 Built-in reference voltage

| symbol              | parameter                                        | condition                    | Min Max <u>uni</u> |      |    |
|---------------------|--------------------------------------------------|------------------------------|--------------------|------|----|
| V <sub>REFINT</sub> | Built-in reference voltage                       | T <sub>A=-</sub> 40°C ~ 85°C | 1.12               | 1.28 | ٧  |
| T s_vrefint         | When reading the internal reference voltage, the |                              | 0.107              | 17.1 | us |
| I S_Welling         | sampling time of the ADC                         |                              | 0.101              |      | uo |

#### 3.3.4 Supply current characteristics

Current consumption is a comprehensive indicator of various parameters and factors, including operating voltage, ambient temperature, I/O pin load, product software configuration, operating frequency, I/O pin turnover rate, and program in memory The position in the code and the executed code, etc.

The current consumption measurement method is as follows:



Figure 3-2 Current consumption measurement

The microcontroller is in the following conditions:

At normal temperature, V Do - 3.3V, all IO ports are configured with pull-up inputs to enable or disable all peripheral clocks (excluding GPIO

Set), there is no initialization peripheral function.

Table 3-6 Running mode Typical current under Consumption, data processing code runs from internal flash memory

|        | had parameter condition | Туріса    | al value                   |                          |      |
|--------|-------------------------|-----------|----------------------------|--------------------------|------|
| symbol | parameter               | condition | Enable all peripherals and | turn off all peripherals | unit |

|                 |                   |                                | F SYSCLK = 72MHz  | 13.56 | 8.88 |     |
|-----------------|-------------------|--------------------------------|-------------------|-------|------|-----|
|                 |                   |                                | F sysclk = 48MHz  | 9.76  | 6.64 |     |
|                 |                   |                                | F sysclk = 36MHz  | 8.51  | 5.85 |     |
|                 |                   |                                | F sysclk = 24MHz  | 6.38  | 4.62 |     |
|                 |                   | External clock                 | F sysclk = 16MHz  | 5.11  | 3.88 |     |
|                 |                   |                                | F SYSCLK = 8MHz   | 3.15  | 2.61 |     |
|                 |                   |                                | F sysclk = 4MHz   | 2.50  | 2.26 |     |
| ١.,             | Supply current in |                                | F SYSCLK = 500KHz | 1.99  | 1.96 | 4   |
| l <sub>DD</sub> | operating mode    |                                | F sysclk = 64MHz  | 12.63 | 7.63 | mA  |
|                 |                   |                                | F sysclk = 48MHz  | 9.92  | 6.17 |     |
|                 |                   | Runs on high speed internal RC | F SYSCLK = 36MHz  | 7.90  | 5.08 |     |
|                 |                   | oscillator (HSI), using AHB    | F SYSCLK = 24MHz  | 5.75  | 3.98 |     |
|                 |                   | prescaler to reduce frequency  | F SYSCLK = 16MHz  | 4.57  | 3.31 | . ] |
|                 |                   |                                | F SYSCLK = 8MHz   | 2.82  | 2.23 |     |
|                 |                   |                                | F SYSCLK = 4MHz   | 2.19  | 1.88 |     |
|                 |                   |                                | F SYSCLK = 500KHz | 1.61  | 1.58 |     |

Note: The above are measured parameters

 $\textbf{Table 3-7 Sleep mode} \underline{\textbf{Typical current under}} \, \textbf{Consumption, data processing code runs from internal flash or SRAM}$ 

|             |                               | p.c.                           |                   | Туріса                     | al value                 |      |
|-------------|-------------------------------|--------------------------------|-------------------|----------------------------|--------------------------|------|
| symbol      | parameter                     | condition                      | on                | Enable all peripherals and | turn off all peripherals | unit |
|             |                               |                                | F sysclk = 72MHz  | 10.98                      | 5.33                     |      |
|             |                               |                                | F sysclk = 48MHz  | 8.05                       | 4.27                     |      |
|             |                               |                                | F sysclk = 36MHz  | 6.87                       | 4.06                     |      |
|             |                               | Estamalalada                   | F sysclk = 24MHz  | 5.30                       | 3.42                     |      |
|             | External clock                | F sysclk = 16MHz               | 4.34              | 3.08                       |                          |      |
|             |                               | F sysclk = 8MHz                | 2.83              | 2.21                       |                          |      |
|             | Supply current in             | F syscik = 4MHz                | F sysclk = 4MHz   | 2.37                       | 2.06                     |      |
|             | sleep mode                    |                                | F sysclk = 500KHz | 1.97                       | 1.93                     |      |
| <b>I</b> DD | (peripheral power             |                                | F sysclk = 64MHz  | 9.71                       | 4.69                     | mA   |
|             | supply and clock              |                                | F sysclk = 48MHz  | 7.73                       | 3.96                     |      |
|             | hold)                         | Runs on high speed internal RC | F sysclk = 36MHz  | 6.24                       | 3.41                     |      |
|             |                               | oscillator (HSI), using AHB    | F sysclk = 24MHz  | 4.76                       | 2.87                     |      |
|             | prescaler to reduce frequency | F sysclk = 16MHz               | 3.83              | 2.57                       |                          |      |
|             |                               |                                | F sysclk = 8MHz   | 2.47                       | 1.84                     |      |
|             |                               |                                | F sysclk = 4MHz   | 2.00                       | 1.68                     |      |
|             |                               |                                | F SYSCLK = 500KHz | 1.59                       | 1.55                     |      |

Note: The above are measured parameters

Table 3-8 Typical current consumption in stop and standby modes

| symbol | parameter | condition | Typical value | <u>unit</u> |
|--------|-----------|-----------|---------------|-------------|
|--------|-----------|-----------|---------------|-------------|

|             | Supply current in step mode                                                                             | The voltage regulator is in running mode, and the low-speed and high-speed internal RC oscillators and external oscillators are off (no separate watchdog)        | 455 |    |
|-------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----|
|             | Supply current in stop mode                                                                             | The voltage regulator is in low-power mode, and both the low-speed and high-speed internal RC oscillators and external oscillators are off (no separate watchdog) | 1.6 |    |
| <b>I</b> DD |                                                                                                         | Low speed internal RC oscillator and independent watchdog are on                                                                                                  | 2.8 | uA |
|             | Supply current in standby mode                                                                          | Low-speed internal RC oscillator is on, independent watchdog is off                                                                                               | 2.7 |    |
|             |                                                                                                         | Low speed internal RC oscillator and independent watchdog are off, low speed external oscillator and RTC are off                                                  | 1.6 |    |
| I dd_vbat   | Supply current in the backup area (remove V $_{100}$ A V $_{1000}$ , Use only V $_{1000}$ , powered by) | nd<br>Low-speed external oscillator and RTC are on                                                                                                                | 2.4 |    |

Note: The above are measured parameters

### 3.3.5 External clock source characteristics

Table 3-9 From external high-speed clock

| symbol            | parameter                     | condition | Minimum Ty         | pical Value Ma | ximum Unit      |            |
|-------------------|-------------------------------|-----------|--------------------|----------------|-----------------|------------|
| F HSE_ext         | External clock frequency      |           |                    | 8              | 25              | <u>MHz</u> |
| V <sub>HSEH</sub> | OSC_IN input pin high voltage |           | 0.8V <sub>DD</sub> |                | V <sub>DD</sub> | V          |
| V <sub>HSEL</sub> | OSC_IN input pin low voltage  |           | 0                  |                | 0.2V DD         | V          |
| C in(HSE)         | OSC_IN input capacitance      |           |                    | 5              |                 | pF         |
| DuCy(HSE) Duty (  | sycle                         |           |                    | 50             |                 | %          |

Note: 1. Failure to meet this condition may cause level recognition errors.



Figure 3-3 External high-frequency clock source circuit

Table 3-10 From external low-speed clock

| symbol               | parameter                       | condition | Minimum Ty         | pical Value Ma | ximum Unit      |            |
|----------------------|---------------------------------|-----------|--------------------|----------------|-----------------|------------|
| F <sub>LSE_ext</sub> | User external clock frequency   |           |                    | <u>32.768</u>  | <u>1000</u>     | <u>KHz</u> |
| VLSEH                | OSC32_IN input pin high voltage |           | 0.8V <sub>DD</sub> |                | V <sub>DD</sub> | V          |

| VLSEL          | OSC32_IN input pin low voltage | 0 |    | 0.2V <sub>DD</sub> | V  |
|----------------|--------------------------------|---|----|--------------------|----|
| C in(LSE)      | OSC32_IN input capacitance     |   | 5  |                    | pF |
| DuCy(LSE) Duty | ycle                           |   | 50 |                    | %  |



Figure 3-4 External low-frequency clock source circuit

Table 3-11 Use A crystal/ceramic resonator produces high-speed external Clock

| symbol    | parameter                   | condition                        | Minimum Ty | pical Value Ma | ximum Unit |            |
|-----------|-----------------------------|----------------------------------|------------|----------------|------------|------------|
| Fosc_in   | Resonator frequency         |                                  | 4          | 8              | 16         | <u>MHz</u> |
| 12        | HSE drive current           | V <sub>DD</sub> = 3.3V, 20p load |            | 0.2            |            | mA         |
| g m 1     | Oscillator Transconductance | start up                         |            | 4.6            |            | mA/V       |
| t su(HSE) | Start Time                  | V <sub>DD</sub> Is stable        |            | 1              |            | ms         |

Note: 1. Design parameters

Circuit reference design and requirements:

The load capacitance of the crystal is generally 20pF (C LI- C L2 , Recommended 5 ~ 25pF), please refer to the manufacturer's data manual of the crystal used in practice.



Figure 3-5 Typical circuit of external 8M crystal

Table 3-12 Use Low speed external produced by a crystal/ceramic resonator Clock (f(usp- 32.768KHz) symbol

|                                    | parameter                   | condition                 | Minimum Ty | pical Value Ma | ximum Unit |      |
|------------------------------------|-----------------------------|---------------------------|------------|----------------|------------|------|
| <b>i</b> <sub>2</sub> <sup>1</sup> | LSE drive current           | V <sub>DD</sub> = 3.3V    |            | 0.5            |            | uA   |
| 9 m                                | Oscillator Transconductance | start up                  |            | 13.5           |            | uA/V |
| t su(LSE)                          | Start Time                  | V <sub>DD</sub> Is stable |            | 200            |            | mS   |

Note: 1. Design parameters.

Circuit reference design and requirements:

The load capacitance of the crystal is generally not more than 15pF (C<sub>L1</sub>- C<sub>L2</sub> , Recommended 5 ~ 15pF), in fact, please refer to the manufacturer's data manual of the

crystal used.



Figure 3-6 Typical circuit with external 32.768K crystal

Note: Load capacitance C1 Calculated by the following formula: C1 - C11 x C12/( C11 + C12) + C100 , Where C100 It is the capacitance of the pin and the capacitance related to the PCB or

PCB. Its typical value is between 2pF and 7pF.

### 3.3.6 Internal clock source characteristics

Table 3-13 Characteristics of the internal high-speed (HSI) RC oscillator

| symbol                     | parameter                        | condition                    | Minimum Ty | pical Value Ma | ximum Unit |     |
|----------------------------|----------------------------------|------------------------------|------------|----------------|------------|-----|
| F <sub>HSI</sub>           | frequency                        |                              |            | 8              |            | MHz |
| DuCy <sub>HSI</sub> Duty o | ycle                             |                              | 45         | 50             | 55         | %   |
|                            |                                  | T <sub>A</sub> = 0°C ~ 70°C  | - 1.5      |                | 1.5%       |     |
| ACC HSI                    | Accuracy of HSI oscillator       | T <sub>A=-</sub> 40°C ~ 85°C | - 2        |                | 2          | %   |
| t su(HSI)                  | HSI oscillator start-up time     |                              |            |                | 2.6 us     |     |
| I DD(HSI)                  | HSI oscillator power consumption |                              |            | 200            |            | uA  |

Table 3-14 Internal low speed (LSI) RC oscillator characteristics

| symbol          | parameter                        | condition | Minimum Ty | pical Value Ma | ximum Unit |            |
|-----------------|----------------------------------|-----------|------------|----------------|------------|------------|
| Fısı            | frequency                        |           | 25         | 36             | 60         | <u>KHz</u> |
| DuCy LSI Duty c | ycle                             |           | 45         | 50             | 55         | %          |
| t su(LSI)       | LSI oscillator start-up time     |           |            |                | 82         | us         |
| DD(LSI)         | LSI oscillator power consumption |           |            | 0.6            |            | uA         |

Note: 1. Design parameters

### 3.3.7 PLL characteristics

Table 3-15 PLL characteristics

| symbol               | parameter                             | condition | Typical minim | um value maximi | <sup>ım</sup><br>Value u | nit        |
|----------------------|---------------------------------------|-----------|---------------|-----------------|--------------------------|------------|
| _                    | PLL input clock                       |           | 4             | 8               | 16                       | MHz        |
| F <sub>PLL_IN</sub>  | PLL input clock duty cycle 1          |           | 40            |                 | 60                       | %          |
| F <sub>PLL_OUT</sub> | PLL frequency multiplied output clock |           |               |                 | 80                       | MHz        |
| tLOCK 1              | PLL lock time                         |           |               |                 | 1000                     | 1/F PLL_IN |

Note: 1. Design parameters

### 3.3.8 Time to wake up from low power mode

Table 3-16 Time symbols for wake-up in

| low-power m     | pde parameter                                                       | condition                                                                              | Typical un | <u>it</u> |
|-----------------|---------------------------------------------------------------------|----------------------------------------------------------------------------------------|------------|-----------|
| twusteep Wake u | p from sleep mode                                                   | Wake up using HSI RC clock                                                             | 5.8 us     |           |
|                 | Wake up from stop mode (voltage regulator is in run mode) HSI RC cl | pck wakeup                                                                             | 253        | us        |
| t wustop        | Wake up from stop mode (voltage regulator in low power mode)        | Voltage regulator wake-up time from low power mode + HSI RC clock wake-up + flash boot | 253        | us        |
| twusтову Wake   | up from standby mode                                                | Voltage regulator wake-up time from low power mode + HSI RC clock wake-up + flash boot | 340        | us        |

### 3.3.9 Memory characteristics

Table 3-17 Flash memory characteristics

| symbol             | parameter                                         | condition                    | Minimum T | vpical Value N | laximum Unit |    |
|--------------------|---------------------------------------------------|------------------------------|-----------|----------------|--------------|----|
| terase_128 Page (  | 128 bytes) programming time T <sub>A=-</sub> 40°C | ~85℃                         | 2.5       | <u>2.75</u>    | 3            | ms |
| t <sub>erase</sub> | Page (128 bytes) erase time T <sub>A</sub> =      | 40°C ~ 85°C                  | 2.5       | 2.75           | 3            | ms |
| t prog             | 16-bit programming time                           | T <sub>A=-</sub> 40°C ~ 85°C | 2.5       | 2.75           | 3            | ms |
| t <sub>erase</sub> | Page (1K byte) erase time T <sub>A=-</sub> 4      | 10°C ~ 85°C                  | 20        | twenty two     | twenty four  | ms |
| t ME               | Chip erase time                                   | T <sub>A=-</sub> 40°C ~ 85°C | 2.5       | 2.75           | 3            | ms |
| $V_{prog}$         | Programming voltage                               |                              | 2.7       |                | 5.5 V        |    |

Table 3-18 Flash memory Memory life and data retention period

| symbol       | parameter             | condition             | Minimum Ty | vpical Value N | laximum Unit |       |
|--------------|-----------------------|-----------------------|------------|----------------|--------------|-------|
| N END        | Erasing times         | T <sub>A</sub> = 25°C | 10K        | 80K₁           |              | Times |
| <b>t</b> ret | Data retention period |                       | 10         |                |              | year  |

Note: The measured times of operation and erasure are not guaranteed.

### 3.3.10 I/O port characteristics

Table 3-19 General I/O Static Characters

| parameter number                                                     | condition                                | Minimum T | ypical Value | Maximum Unit         |           |
|----------------------------------------------------------------------|------------------------------------------|-----------|--------------|----------------------|-----------|
| V <sub>⊥</sub> Input low voltage                                     | TTL port                                 | - 0.3     |              | 0.8 V                |           |
|                                                                      | TTL port 2.7V <v<sub>DD&lt; 4.2V</v<sub> | 2         |              | V <sub>DD+</sub> 0.3 | V         |
| V⊪ Standard I/O pin, input high voltage                              | TTL port 4.2V≤V <sub>DD&lt;</sub> 5.5V   | 0.55V ₪   |              | V <sub>DD+</sub> 0.3 | V         |
| V ⊾ Input low voltage                                                | CMOS nort                                | - 0.3     |              | 0.8 V                |           |
| V <sub>⊪</sub> Input high voltage                                    | CMOS port                                | 0.65V DD  |              | V <sub>DD+</sub> 0.3 | V         |
| V <sub>hys</sub> Standard I/O pin Schmitt trigger voltage hysteresis |                                          |           | 330          |                      | mV        |
| I <sub>so</sub> Input leakage current                                |                                          |           |              | ±1                   | uA        |
| R <sub>PU</sub> Weak pull-up equivalent resistance                   |                                          | 30        | 42           | 55                   | <u>ΚΩ</u> |
| R <sub>™</sub> Weak pull-down equivalent resistance                  |                                          | 30        | 42           | 55                   | <u>ΚΩ</u> |
| Сю I/O pin capacitance                                               |                                          |           | 5            |                      | pF        |

Note: The above are design parameters

Output drive current characteristics

GPIO (General Purpose Input/Output Port) can sink or output up to ±8mA current, and sink or output ±20mA current (not strictly up to V or V or In user applications, the

total current driven by all IO pins must not exceed the absolute maximum ratings given in Section 3.2:

Table 3-20 Output voltage characteristics

| symbol          | parameter                                    | condition Minit                  |                      | d maximum uı | nits_ |
|-----------------|----------------------------------------------|----------------------------------|----------------------|--------------|-------|
| V <sub>OL</sub> | Low level output, single pin sinks current   | TTL port, I 10=+ 8mA             |                      | 0.4 V        |       |
| V он            | Output high level, single pin output current | 2.7V< V <sub>DD</sub> < 5.5V     | V <sub>DD-</sub> 0.4 |              | V     |
| V <sub>OL</sub> | Low level output, single pin sinks current   | CMOS port, I <sub>10=+</sub> 8mA |                      | 0.4 V        |       |
| V он            | Output high level, single pin output current | 2.7V< V DD < 5.5V                | 2.3                  |              | V     |

| V <sub>OL</sub> | Low level output, single pin sinks current   | I <sub>10=+</sub> 20mA |                      | 1.3 V |   |
|-----------------|----------------------------------------------|------------------------|----------------------|-------|---|
| V он            | Output high level, single pin output current | 2.7V< V DD < 5.5V      | V <sub>DD-</sub> 1.3 |       | V |

Note: If multiple IO pins are driven simultaneously under the above conditions, the sum of the currents cannot exceed the absolute maximum ratings given in Table 3.2. In addition, when multiple IO

pins are driven at the same time, the current on the power/ground point is very large, which will cause a voltage drop so that the internal IO voltage does not reach the power supply voltage in the table, resulting in the drive current on the power supply voltage in the table, resulting in the drive current on the power supply voltage in the table, resulting in the drive current on the power supply voltage in the table, resulting in the drive current on the power supply voltage in the table, resulting in the drive current on the power supply voltage in the table, resulting in the drive current on the power supply voltage in the table, resulting in the drive current on the power supply voltage in the table, resulting in the drive current on the power supply voltage in the table, resulting in the drive current on the power supply voltage in the table, resulting in the drive current on the power supply voltage in the table, resulting in the drive current of the power supply voltage in the table, resulting in the drive current of the power supply voltage in the table, resulting in the drive current of the power supply voltage in the table, resulting in the drive current of the power supply voltage in the table, resulting in the drive current of the power supply voltage in the table of the power supply voltage in the drive current of the power supply voltage in the drive current of the power supply voltage in the drive current of the power supply voltage in the drive current of the power supply voltage in the drive current of the power supply voltage in the drive current of the power supply voltage in the drive current of the power supply voltage in the drive current of the power supply voltage in the drive current of the power supply voltage in the drive current of the power supply voltage in the drive current of the power supply voltage in the drive current of the power supply voltage in the drive current of the power supply voltage in the drive current of the power supply voltage in the drive current of the power

Table 3-21 Input input AC characteristics

| MODEx[1:0]  Configuration | symbol                         | parameter                                                     | condition                                       | Minimum an | d maximum uı | nits |
|---------------------------|--------------------------------|---------------------------------------------------------------|-------------------------------------------------|------------|--------------|------|
| 40                        | F <sub>max(IO)out</sub> Maximu | ım frequency                                                  | CL=50pF, VDD=2.7-5.5V                           |            | 2            | MHz  |
| 10                        | t 1(10)out Outp                | ut high to low fall time CL=50pF, VDD=2                       | .7-5.5V                                         |            | 125          | ns   |
| (2MHz)                    | t r(10)out Outp                | ut low to high rise time                                      |                                                 |            | 125          | ns   |
| 0.4                       | F <sub>max(IO)out</sub> Maximu | ım frequency                                                  | CL=50pF, VDD=2.7-5.5V                           |            | 10           | MHz  |
| 01                        | t f(10)out Outp                | ut high to low fall time CL=50pF, VDD=2                       | .7-5.5V                                         |            | 25           | ns   |
| (10MHz)                   | t r(10)out Outp                | ut low to high rise time                                      |                                                 |            | 25           | ns   |
|                           |                                |                                                               | CL=30pF, VDD=2.7-5.5V                           |            | 50           | MHz  |
|                           | F max(10)out Maximu            | im frequency                                                  | CL=50pF, VDD=2.7-5.5V                           |            | 30           | MHz  |
| 11                        |                                | 41: 14 1 6 H.C. OL OO E VIDD (                                |                                                 |            | 20           | ns   |
| (50MHz)                   | t f(10)out Outp                | ut high to low fall time <u>CL=30pF, VDD=2</u>                | <u>CL=50pF, VDD=2.7-5.5V</u>                    |            | 5            | ns   |
|                           |                                |                                                               | 0.7.5.51                                        |            | 8            | ns   |
|                           | Tr(10)out Outp                 | ut low to high rise time CL=30pF, VDD=                        | <u>2.7-5.5V</u><br><u>CL=50pF, VDD=2.7-5.5V</u> |            | 12           | ns   |
|                           | <b>t</b> EXTIPW                | EXTI controller detects the pulse width of an external signal |                                                 | 10         |              | ns   |

Note: The above are design parameters

# 3.3.11 NRST pin characteristics

Table 3-22 External reset pin characteristics

| symbol                       | parameter                               | condition | Minimum T       | ypical Value | Maximum Unit         |           |
|------------------------------|-----------------------------------------|-----------|-----------------|--------------|----------------------|-----------|
| V <sub>IL(NRST)</sub>        | NRST input low voltage                  |           | - 0.3           |              | 0.8 V                | •         |
| V <sub>IH(NRST)</sub> 1      | NRST input high voltage                 |           | <u>0.65V</u> dd |              | V <sub>DD+</sub> 0.5 | V         |
| V hys(NRST)                  | NRST Schmitt trigger voltage hysteresis |           |                 | 330          |                      | mV        |
| R <sub>PU</sub> <sup>2</sup> | Weak pull-up equivalent resistance      |           | 30              | 42           | 55                   | <u>ΚΩ</u> |
| T <sub>F(NRST)</sub> 1       | NRST input filter pulse                 |           |                 |              | 4                    | ns        |
| T NF(NRST)                   | NRST input unfiltered pulse             |           | 20              |              |                      | ns        |

Note: 1. Design parameters

2. The pull-up resistor is a real resistor connected in series with a switchable PMOS. The resistance of this PMOS/NMOS switch is very small (about 10%).

Circuit reference design and requirements:



Figure 3-7 Typical circuit of external reset pin

# 3.3.11 TIM timer features

Table 3-23 TIMx characteristics

| symbol      | parameter                                               | condition                    | Minimum a | nd maximum ui            | nits_     |
|-------------|---------------------------------------------------------|------------------------------|-----------|--------------------------|-----------|
| ,           |                                                         |                              | 1         |                          | t timxclk |
| t res(TIM)  | Timer reference clock                                   | f <sub>TIMXCLK</sub> = 72MHz | 13.9      |                          | ns        |
| _           |                                                         |                              | 0         | f <sub>TIMxCLK</sub> / 2 | MHz       |
| FEXT        | Timer external clock frequency of CH1 to CH4            | f <sub>TIMXCLK</sub> = 72MHz | 0         | 36                       | MHz       |
| ResTIM      | Timer resolution                                        |                              |           | 16                       | Bit       |
|             | When the internal clock is selected, the 16-bit counter |                              | 1         | 65536                    | t timxclk |
| t counter   | clock period                                            | f <sub>TIMxCLK</sub> = 72MHz | 0.0139    | 910                      | us        |
|             |                                                         |                              |           | 65535                    | t timxclk |
| t max_count | Maximum possible count                                  | f <sub>TIMXCLK</sub> = 72MHz |           | 59.6                     | s         |

Note: The above are design parameters

### 3.3.12 I2C interface characteristics

Table 3-24 I2C interface features

|                  |                                                            | Standa    | ırd I2C | Fast I2C |     |      |
|------------------|------------------------------------------------------------|-----------|---------|----------|-----|------|
| symbol           | parameter                                                  | Min Max M | ax Min  |          |     | unit |
| t w(SCLL)        | SCL clock low time                                         | 4.7       |         | 1.2      |     | us   |
| t w(SCLH)        | SCL clock high time                                        | 4.0       |         | 0.6      |     | us   |
| t su(SDA)        | SDA data establishment time                                | 250       |         | 100      |     | ns   |
| t h(SDA)         | SDA data retention time                                    | 0         |         | 0        | 900 | ns   |
| tr(SDA)/ tr(SCL) | SDA and SCL rise time                                      |           | 1000    | 20       |     | ns   |
| tf(SDA)/ tf(SCL) | SDA and SCL fall time                                      |           | 300     |          |     | ns   |
| t h(STA)         | Start condition hold time                                  | 4.0       |         | 0.6      |     | us   |
| t su(STA)        | Repeated start condition establishment time                | 4.7       |         | 0.6      |     | us   |
| t su(sto)        | Stop condition establishment time                          | 4.0       |         | 0.6      |     | us   |
| tw(STO:STA)      | Time from stop condition to start condition (bus idle) 4.7 |           |         | 1.2      |     | us   |
| Сь               | Capacitive load per bus                                    |           | 400     |          | 400 | pF   |

Note: The above are design parameters

### 3.3.12 SPI interface features

Table 3-25 SPI interface features

| symbol                | parameter                                | condition                         | Minimum an | d maximum u | nits_ |
|-----------------------|------------------------------------------|-----------------------------------|------------|-------------|-------|
| ,                     |                                          | Main mode                         |            | 36          | MHz   |
| f <sub>scк</sub>      | SPI clock frequency                      | Slave mode                        |            | 36          | MHz   |
| tr(sck)/ tr(sck)      | SPI clock rise and fall time load capaci | tance: C = 30pF                   |            | 20          | ns    |
| t su(NSS)             | NSS establishment time                   | Slave mode                        | 2t PCLK    |             | ns    |
| t <sub>h(NSS)</sub>   | NSS hold time                            | Slave mode                        | 2t PCLK    |             | ns    |
| tw(scкну tw(scк1) SCK | high and low time main mode, froks - 36  | MHz, prescaler<br>Coefficient = 4 | 40         | 60          | ns    |
| tsu(MI)               | Data input establishment time            | Main mode                         | 5          |             | ns    |

|                    |                              | Slave mode                        | 5  |         | ns |
|--------------------|------------------------------|-----------------------------------|----|---------|----|
|                    |                              | Main mode                         | 5  |         | ns |
| t h(MI)            | Data input hold time         | Slave mode                        | 4  |         | ns |
| t <sub>a(SO)</sub> | Data output access time      | Slave mode, f PCLK= 20MHz         | 0  | 1t PCLK | ns |
| t dis(SO)          | Data output prohibition time | Slave mode                        | 0  | 10      | ns |
| t v(so)            | Data output valid time       | Slave mode (after enabling edge)  |    | 25      | ns |
| t <sub>V(MO)</sub> | Data output valid time       | Master mode (after enabling edge) |    | 5       | ns |
| t h(SO)            | Data and a the lattice       | Slave mode (after enabling edge)  | 15 |         | ns |
| t h(MO)            | Data output hold time        | Master mode (after enabling edge) | 0  |         | ns |

# 3.3.13 USB interface features

Table 3-26 USB module features

| symbol          | parameter                       | condition                    | Minimum and maximum |       | nits_ |
|-----------------|---------------------------------|------------------------------|---------------------|-------|-------|
| V <sub>DD</sub> | USB operating voltage           | Disable USB5VSEL control bit | 3.0                 | 3.6 V |       |
|                 |                                 | Enable USB5VSEL control bit  | 4.0                 | 5.5   |       |
| V se            | Single-ended receiver threshold | V <sub>DD</sub> = 3.3V       | 1.2                 | 1.9 V |       |
|                 |                                 | V <sub>DD</sub> = 5V         | 1.2                 | 2     |       |
| V <sub>OL</sub> | Static output low level         |                              |                     | 0.3 V |       |
| Vон             | Static output high level        |                              | 2.8                 | 3.6 V |       |

Note: 1. Design parameters

### 3.3.14 12-bit ADC features

Table 3-27 ADC characteristics

| symbol           | parameter                                              | condition                | Minimum T | ypical Value | Maximum Un   | <u>t</u>           |
|------------------|--------------------------------------------------------|--------------------------|-----------|--------------|--------------|--------------------|
| V <sub>DDA</sub> | Supply voltage                                         |                          | 3.0       |              | 5.5 V        | ,                  |
| f <sub>ADC</sub> | ADC clock frequency                                    |                          |           |              | 14           | MHz                |
| fs               | Sampling rate                                          |                          |           |              | 1            | MHz                |
|                  |                                                        | f <sub>ADC</sub> = 14MHz |           |              | 875          | KHz                |
| <b>f</b> TRIG    | External trigger frequency                             |                          |           |              | 16           | 1/f <sub>ADC</sub> |
| Vain             | Conversion voltage range                               |                          | 0         |              | V DDA        | V                  |
| Rain             | External input impedance                               |                          |           |              | 58           | ΚΩ                 |
| RADC             | Sampling switch resistance                             |                          |           | 0.6          | 0.75 ΚΩ      |                    |
| CADC             | Internal sample and hold capacitor                     |                          |           | 30           |              | pF                 |
|                  | Injection trigger conversion delay                     | f <sub>ADC</sub> = 14MHz |           |              | <u>0.143</u> | us 2               |
| <b>t</b> lat     |                                                        |                          |           |              |              | 1/f <sub>ADC</sub> |
|                  |                                                        | f <sub>ADC</sub> = 14MHz |           |              | <u>0.143</u> | us 2               |
| <b>t</b> latr    | Regular trigger conversion delay                       |                          |           |              |              | 1/f <sub>ADC</sub> |
|                  | sampling time                                          | f <sub>ADC</sub> = 14MHz | 0.107     |              | 17.1 us      |                    |
| ts               |                                                        |                          | 1.5       |              | 239.5        | 1/f <sub>ADC</sub> |
| <b>t</b> stab    | Power on time                                          |                          |           |              | 1            | us                 |
|                  |                                                        |                          | 1         |              | 18           | us                 |
| t conv           | Total conversion time (including sampling time) face 1 | 14MHz                    | 14        |              | 252          | 1/f <sub>ADC</sub> |

Note: The above are design parameters

Formula: Max R AIN

Ts fadc × C adc × In2 N+2 -

RAIN < RADC

The above formula is used to determine the maximum external impedance so that the error can be less than 1/4 LSB. N=12 (indicating 12-bit resolution).

Table 3-28 face Maximum R at 14MHz an

| T <sub>s(</sub> cycle) | ts us) | Max R <sub>AIN</sub> KΩ) |
|------------------------|--------|--------------------------|
| 1.5                    | 0.11   | 0 (not recommended)      |
| 7.5                    | 0.54   | 1.1                      |
| 13.5                   | 0.96   | 2.6                      |
| 28.5                   | 2.04   | 6.2                      |
| 41.5                   | 2.96   | 9.4                      |
| 55.5                   | 3.96   | 12.9                     |
| 71.5                   | 5.11   | 16.8                     |
| 239.5                  | 17.1   | 58                       |

Note: The above are design parameters

C<sub>p</sub> Indicates the parasitic capacitance (approximately 5pF) on the PCB and the pad, which may be related to the quality of the pad and PCB layout. Larger C<sub>p</sub> The value will reduce the conversion accuracy, the solution is to reduce f<sub>ADC</sub> value.



Figure 3-8 ADC typical connection diagram



Figure 3-9 Analog power supply and decoupling circuit reference

# 3.3.15 Temperature sensor characteristics

Table 3-29 Temperature sensor characteristics

| symbol          | parameter                                           | condition   | Minimum T | ypical Value | Maximum Un  | <u>t</u> |
|-----------------|-----------------------------------------------------|-------------|-----------|--------------|-------------|----------|
| Avg_Slope Mear  | slope                                               |             | 3.3       | 4.3          | 5.3         | mV/°C    |
| V <sub>25</sub> | Voltage at 25°C                                     |             | 1.11      | 1.34         | 1.57        | V        |
| T s_temp        | When reading the temperature, the ADC sampling time | facc- 14MHz |           |              | <u>17.1</u> | us       |

Note: The above are design parameters.

# 3.3.16 TKey module features

Table 3-29 TKey module features

| symbol | parameter              | condition             | Minimum Typical Value Maximum |     | Maximum Un | <u>t</u> |
|--------|------------------------|-----------------------|-------------------------------|-----|------------|----------|
| ТКеу   | Module working current | V <sub>DD=</sub> 3.3V | 211                           | 270 | 421        | uA       |

# Chapter 4 Packaging Information

### Chip package

| Package width of plastic body |                | Lead pitch |                 | Package description                     | Order model |
|-------------------------------|----------------|------------|-----------------|-----------------------------------------|-------------|
| LQFP48                        | 7*7mm          | 0.5mm      | 19.7mil Standar | d LQFP48 foot patch <u>CH32V103C6T6</u> | -           |
| LQFP48                        | 7*7mm          | 0.5mm      | 19.7mil Standar | d LQFP48 foot patch CH32V103C8T6        | _           |
| QFN48X7                       | 7*7mm          | 0.5mm      | 19.7mil Square  | leadless 48-pin patch CH32V103C8        | <u>U6</u>   |
| LQFP64M                       | <u>10*10mm</u> | 0.5mm      | 19.7mil LQFF    | 64M (10*10) patch CH32V103R             | <u>8T6</u>  |

Note: The unit for dimensioning is mm (millimeters), the center distance between the pins is always the nominal value, there is no error, and the other dimension error is not greater than ±0.4mm or 15%.



Figure 4-1 LQFP48 package



Figure 4-2 QFN48X7 (QFN48-7\*7) package



Figure 4-3 LQFP64M (LQFP64-10\*10) package